

## **XCVU9P FPGA Module**

00101000101110001010000100011100

00001111100101000101110001010000101

.10101000010111000001110100110100010 4040000101110000011101001101000101

## **Product Summary**

The proFPGA XCVU9P Virtex<sup>®</sup> UltraScale+<sup>™</sup> FPGA module is the logic core for the scalable and modular multi FPGA proFPGA solution, which fulfills highest needs in the area of FPGA based Prototyping. It addresses customers who need a scalable and most flexible high performance ASIC Prototyping solution for early software development and real-time IP and system verification. The innovative system concept and technologies offer highest flexibility and reusability for several projects, which guarantees the best return on invest.

The proFPGA XCVU9P FPGA module, which only works in combination with a proFPGA uno, duo or quad motherboard, offers with its latest Virtex<sup>®</sup> UltraScale+<sup>™</sup> FPGA technology a maximum capacity of up to 14 M ASIC gates. It is designed to achieve highest performance in combination with its high speed connectors. The module offers with its 6 extension sites up to 585 user I/Os for daughter boards (e.g. memory or interface boards), interconnect cables or customer specific application boards.

In addition to the regular I/Os the module also provides 64 high speed serial transceivers (64 x GTY) running up to 16.375 Gbps for high speed interfaces like PCle Gen4. All of the 6 extension sites offer individually and step less adjustable voltage regions from 1.2V up to 1.8V.

| profpga XCVU9P FPGA Module Specification |                                                                                                                                                |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| FPGA Type                                | - Xilinx Virtex XCVU9P (speedgrade 1, 2)                                                                                                       |
| Capacity                                 | - Up to 14 M ASIC gates                                                                                                                        |
| FPGA memory                              | - 75 Mbit<br>- 270 Mbit (UltraRAM)                                                                                                             |
| DSP slices                               | - 6840                                                                                                                                         |
| Signaling rate                           | - Standard I/O: up to 1Gbps single ended<br>- GTY Transceiver: up to 12.5/16.375 Gbps speedgrade 1/2                                           |
| Extension sites                          | - 6 extension sites with high performance connectors                                                                                           |
| I/O resources                            | - Overall 585 signals - 3x153 I/Os and 1x 76 I/Os to top side connectors - 2x 25 I/Os to bottom side connectors - Single-ended or differential |
| High speed I/O transceivers              | - Overall 64 high speed transceivers on top and bottom side - 4 x 12 GTY to top side connectors - 2 x 8 GTY to bottom side connectors          |
| Voltage regions                          | - 6 individually adjustable voltage regions per FPGA Module - Step less from 1.2 up 1.8V - Automated voltage adjustment for daughter boards    |
| Configuration                            | - Via Ethernet and USB or PCle                                                                                                                 |
| Order Code                               | - PROF-FM-XCVU9P-1/PROF-FM-XCVU9P-2 (speedgrade 1/2)                                                                                           |













